集成双输入缓冲前端的4GS/s 13位TI-Pipelined-SAR AD

A 4GS/s 13-bit TI-Pipelined-SAR ADC with integrated dual-input buffer

  • 摘要: 随转换速率的提升,采样前端逐渐成为限制高速高精度模数转换器(ADC)性能的瓶颈。该文基于16 nm FinFET工艺设计了一款集成有双输入缓冲前端的4 GS/s 13位时间交织-流水线逐次逼近型(TI-Pipelined-SAR) ADC。为降低多通道开关之间的串扰和通道内的回踢,提出了一种双输入缓冲前端结构;并且采用通道间校准算法修正该结构引入的额外直流失调和增益失配。为提升采样速率,还提出了一种全CMOS快速导通的栅压自举采样电路。测试结果表明,该ADC在500 MHz输入信号频率下,实现了74.1 dBc的无杂散动态范围,信噪失真比达到了59.6 dB。

     

    Abstract: As the conversion rate increases, the sampling front-end gradually becomes a bottleneck limiting the performance of high-speed and high-resolution Analog-to-Digital Converters (ADCs). A 4GS/s 13-bit Time- Interleaved-Pipelined-Successive Approximation Register (TI-Pipelined-SAR) ADC with an integrated dual-input buffer is implemented in a 16nm FinFET process. To minimize the intra-channel kickbacks and the crosstalk between multi-channel sampling switches, a dual-input buffer structure is adopted. Additional offset mismatch and gain mismatch introduced by dual-input buffer are corrected using an inter-channel calibration algorithm. An all-CMOS fast turn-on bootstrapped sampling switch circuit is also presented to improve the sampling rate. With 500 MHz input, the ADC achieves a Spurious Free Dynamic Range (SFDR) of 74.1 dBc and a Signal-to-Noise Distortion Ratio (SNDR) of 59.6 dB.

     

/

返回文章
返回