一种流水线结构A/D转换器的速度分析方法
A Speed Analysis Methodology for Pipelined A/D Converters
-
摘要: 提出了一种开关电容流水线结构A/D转换器(ADC)的速度分析方法。流水线结构ADC的速度取决于其级电路中开关电容反馈放大器的建立速度。根据流水线结构的特点,推导出输入等效阶跃电压的计算公式。将建立过程划分为大信号和小信号工作区,分别用不同的跨导运放(OTA)模型进行分析,得出了OTA指标、采样电容值等电路参数与建立时间之间的关系式。通过对一个10 bit流水线结构ADC的MATLAB进行仿真,验证了所提出的分析方法和得到的关系式的有效性。Abstract: A speed analysis methodology for a switched-capacitor pipelined A/D converter is presented. The conversion speed of a pipelined A/D converter is determined by the settling speed of the switched-capacitor feedback amplifier in the conversion stage. According to the principle of the pipelined architecture, the formula of the equivalent input step voltage seen at the input nodes of the op-amp is obtained. Then by dividing the settling phase into the large-signal and small-signal mode and using different op-amp model in the different mode, the expression which shows the relationship between the settling time and circuit parameters such as the value of sampling capacitors or op-amp specifications is obtained. Finally, the proposed methodology and the obtained expression are verified by the MATLAB simulation on a 10-bit pipelined ADC.